Designing 2D and 3D Network-On-Chip Architectures
Designing 2D and 3D Network-On-Chip Architectures
Click to enlarge
Author(s): Jantsch, Axel
Siozios, Kostas
Tatas, Konstantinos
ISBN No.: 9781493945504
Pages: xiii, 265
Year: 201608
Format: Trade Paper
Price: $ 165.59
Dispatch delay: Dispatched between 7 to 15 days
Status: Available

This book covers key concepts in the design of 2D and 3D Network-on-Chip interconnect. It highlights design challenges and discusses fundamentals of NoC technology, including architectures, algorithms and tools. Coverage focuses on topology exploration for both 2D and 3D NoCs, routing algorithms, NoC router design, NoC-based system integration, verification and testing, and NoC reliabilty. Case studies are used to illuminate new design methodologies. · Describes essential theory, practice and state-of-the-art applications of 2D and 3D Network-on-Chip interconnect; · Enables readers to exploit parallelism in processor architecture, with interconnect design that is efficient in terms of energy and performance; · Covers topics not available in other books, such as NoC and distributed memory organization, dynamic memory management and abstract data type support in many-core platforms, and distributed hierarchical power management.


To be able to view the table of contents for this publication then please subscribe by clicking the button below...
To be able to view the full description for this publication then please subscribe by clicking the button below...